You are viewing an old version of this page. View the current version.

Compare with Current View Page History

« Previous Version 6 Next »


Firmware

TaskDescriptionStatusOwner
AxiLiteCrossbar

Create a xbar for the ASICTOP module

done

Dawood
Port ASIC control moduleuse Register control as copy and paste into the new moduledoneDawood
Port trigger modulecopy from epix-hr-single-10kdoneDawood
Simulate Simulate both modulesdoneDawood
axilite address spaceDefine address space for the ASIC topstartedDawood
axiStreamRepeatersRepeaters for the timing information (x5)
Dawood
axiStreamBatcherCreates the data package with image and timing info (x5)
Dawood
DigitalAsicStreamV2Port to 2m and increase number of ASICs to 4
Dawood
SynthesisMake sure design synthesizes completed, update constraints if needed.
Dawood
SoftwareComplete companion device/register definition, if missing.
Dawood
Hardware deploymentTest HW/SW register access
Dawood/Dionisio
DigitalAsicSttreamV3Create internal module to de-interleave the images
Dawood


Software

TaskDescriptionStatusOwner
top level structureCreate top level
Dionisio
Add devices ASIC control and triggerCopy from epix-hr-single-10k, add new addresses
Dawood




























Test setup


TaskDescriptionStatusOwner




































  • No labels